**DELD** 

#### Unit-5

# **Logic Families**

#### 5.1 Classification of logic families: Unipolar and Bipolar Logic Families

Based on the fabrication technology, logic families are classified into two types: Bipolar logic family and Unipolar logic family.

Unipolar Logic Family: In unipolar logic families, unipolar devices are the key element. MOSFET (Metal Oxide Semiconductor Field Effect Transistor) is a unipolar device, in which the current flows because of only one type of charge carriers (that is, either electrons or holes). The examples of unipolar families include PMOS, NMOS, and CMOS

Bipolar Logic Family: Transistors and diodes are bipolar devices, in which the current flows because of both the charge carriers (electrons and holes). In bipolar logic families, transistors and diodes are used as key element.

# 5.2 Characteristics of Digital ICs: Fan-in, Fan-out, Current and voltage parameters

#### Fan-in:

- It is the number of inputs that a gate can have like a two-input AND gate has fan-in of two, a three-input NAND gate as a fan-in of three, etc.
- Hence a NOT gate has a fan-in of one.
- The figure below shows the effect of fan-in on a CMOS based gate.
- Normally delay increases as a quadratic function of fan-in.



127.0.0.1:5500/sample.html 1/12



Fig.: Effects of Fan-in

## Fan-out:

- The number of gates that each gate can drive, while providing voltage levels in the specified range is called the standard load or fan-out.
- It depends on the amount of electric current a gate can source or sink while driving other gates.



127.0.0.1:5500/sample.html



Fig.: Effects of Fan-out

# **5.3** Noise immunity

Gate circuits are made to sustain variations in input and output voltage levels.

Variations are usually the result of various factors.

- When Batteries lose their full potential they cause the supply voltage to drop.
- High operating temperatures drifts transistor voltage and current characteristics.
- Spurious pulses on signal lines is introduced by normal surges of current in neighbouring supplines.

- LNM (Low noise margin): LNM= $VI_{Lmax}$ - $VO_{Lmax}$ .
- HNM (High noise margin): HNM=VO<sub>Hmin</sub>-VI<sub>Hmin</sub>

# **5.4 Propagation Delay**

The time between the logic transition on an input and the corresponding logic transition on the output he logic gate.

It is measured at midpoints.

127.0.0.1:5500/sample.html 3/12

**DELD UNIT 5** 1/8/23, 9:06 AM

# **5.5 Power Dissipation**

Every gate is connected to a power supply  $V_{CC}$  ( $V_{DD}$  in the case of CMOS).

A certain amount of current is drawn during its operation. Since each gate can be in a High, Transition or Low sta hence there are three types of currents drawn from power supply:



- ICCH: Current drawn during the HIGH state. ICCT: Current drawn during HIGH to LOW, LOW to the HIGH transition state. ICCL: Current drawn during the LOW state.

For TTL,

Average Power Dissipation = Vcc \* (ICCH + ICCL)/2

For CMOS,

Average Power Dissipation = Vcc \* ICCT.

4/12 127.0.0.1:5500/sample.html



For CMOS, power dissipation depends on the frequency of operation.

#### **Power Dissipation:**

Power dissipation of a circuit defines its battery life: the greater the power dissipation, the shorter the battery life.

It is directly proportional to the heat generated by the chip or system hence excessive heat dissipation may increa operating temperature and cause gate circuitry to drift out of its normal operating range.

Total power dissipation = static power dissipation + dynamic power dissipation.

## 5.6 Figure of Merits

**Figure of merit** is a product of propagation delay and power dissipation. It is measured in terms of Pico-Joules (ns 'mW = pJ). Current and voltage parameters define the minimum and maximum limit of current and voltage for input and output of a **logic family**.

# 5.7 Transistor-Transistor Logic: Operation of TTL NAND Gate (Two input ), TTL with active pull up, TTL with open collector output, Wired AND Connection, Tristate TTL Devices, TTL characteristics

They are built only with the help of transistors.

It has been improved to meet performance requirements.

TTL family comprises of:

- Standard TTL.
- High-Speed TTL
- Low Power TTL.
- Schhottky TTL.

#### **Operation of TTL NAND Gate (Two input )**

The circuit diagram of a 2 input TTL NAND gate is as follows:

• A two input TTL NAND is shown above. A and B are two inputs while Y is the output.

127.0.0.1:5500/sample.html 5/12

- Operation of the gate:
- a) A and B both low: both B-E junctions of Q1 are forward biased. Hence D1 and D2 will conduct to force the voltage at point C to 0.7V. This voltage is insufficient to forward bias B-E junction of Q2. Hence Q2 remains OFF. Therefore its collector voltage rises to VCCVCC. As Q3 is operating in emitter follower mode, output Y will be pulled up to high voltage Y=1
- b) Either A or B low: If any one input is connected to ground with other left open or connected to VCCVCC the corresponding diode (D1 or D2) will conduct. This will pull down voltage at C o 0.7V. This voltage is insufficient to turn on Q2 so it remains OFF. So collector voltage of Q2 will be equal to VCC. This voltage acts as base voltage for Q3. As Q3 acts as an emitter follower, output Y will be pulled to VCCVCC. Y= 1
- c) A and B both high: If both A and B are connected to then both diodes D1 and D2 will be reverse biased and do not conduct. Therefore D3 is forward biased and base current is supplied to transistor Q2 via R1 and D3. As Q2 conducts, the voltage at X will drop down and Q3 will be OFF, whereas voltage at Z will increase to turn ON Q4. As Q4 goes into saturation, the output voltage Y will be pulled down to low. Y = 0



# TTL with active pull up

It is possible in TTL gates the charging of output capacitance without corresponding increase in power dissipation with the help of an output circuit arrangement referred to as an active pull-up or totem-pole output. In this case,

- Outputs must never be connected together.
- Connecting outputs causes excessively high currents to flow.
- •Outputs will eventually be damaged.
- The standard TTL output configuration with a HIGH output and a LOW output transistor, only one of which is active at any time.
- A phase splitter transistor controls which transistor is active.

127.0.0.1:5500/sample.html 6/12



#### TTL with open collector output

The main feature is that its output is 0 when low and floating when high. Usually, an external Vcc may be applied.



Transistor Q1 behaves as a cluster of diodes placed back to back. With any of the input at logic low, the corresponding emitter-base junction is forward biased and the voltage drop across the base of Q1 is around 0.9V, not enough for the transistors Q2 and Q3 to conduct. Thus the output is either floating or Vcc, i.e. High level.

Similarly, when all inputs are high, all base-emitter junctions of Q1 are reverse biased and transistor Q2 and Q3 get enough base current and are in saturation mode. The output is at logic low. (For a transistor to go to saturation, collector current should be greater than  $\beta$  times the base current).

127.0.0.1:5500/sample.html 7/12

# **Totem Pole Output:**

Totem Pole means the addition of an active pull up the circuit in the output of the Gate which results in a reduction of propagation delay.



Logic operation is the same as the open collector output. The use of transistors Q4 and diode is to provide quick charging and discharging of parasitic capacitance across Q3. The resistor is used to keep the output current to a safe value.

#### Three state Gate:

It provides 3 state output.

- Low-level state when a lower transistor is ON and an upper transistor is OFF.
- High-level state when the lower transistor is OFF and the upper transistor is ON.
- Third state when both transistors are OFF. It allows a direct wire connection of many outputs.



5.8 CMOS: CMOS Inverter, CMOS characteristics, CMOS configurations- Wired Logic, Open-drain outputs

127.0.0.1:5500/sample.html 8/12

#### **CMOS Inverter**



Fig: CMOS inverter

- It consists of PMOS and NMOS FET.
- The input A serves as the gate voltage for both transistors.
- The NMOS transistor has an input from Vss (ground) and PMOS transistor has an input from Vdd. The terminal Y is output.
- When a high voltage (~ Vdd) is given at input terminal (A) of the inverter, the PMOS becomes open circuit and NMOS switched OFF so the output will be pulled down to Vss.
- The **truth table** of inverter is:

| A | Y = A' |
|---|--------|
| 0 | 1      |
| 1 | 0      |

127.0.0.1:5500/sample.html 9/12



Fig.: NOT gate (ref. 1)

## **CMOS** characteristics

The VTC is divided into five regions(1-5) for easy of understanding. The above shown curve is possible when both T1 and T2 are matched for optimum operation. Optimum operation is achieved when Vin = Vdd/2 we get Vout = Vdd/2. This can be achieved by adjusting width and length of both T1 and T2 as other parameters like mobility, oxide capacitance vary between different technologies.





# Region-1

In this, the input is in the range of (0,Vtn).

- NMOS is in cutoff as Vgs<Vtn</li>
- PMOS is in linear as Vgsp<Vtp and Vdsp>Vgsp -Vtp.

127.0.0.1:5500/sample.html 10/12

• Zero current flows from supply voltage and the power dissipation is zero.

#### Region-2

Here, the input is in the range of (Vtn,Vdd/2).

- NMOS is in saturation as Vgs>Vtn and Vout>Vin Vtn.
- PMOS is in linear region as Vdsp>Vgsp -Vtp.
- Since both the transistors are conducting some amount of current flows from supply in this region.

#### Region-3

Here the input voltage is Vdd/2. At this point the output voltage is Vdd/2. Here both the NMOS and PMOS are in saturation and the output drops drastically from Vdd to Vdd/2. At this point a large amount of current flows from the supply.

- NMOS is in saturation as Vgs>Vtn and Vout>Vin Vtn.
- PMOS is in saturation as Vgsp<Vtp and Vdsp<Vgsp -Vtp.
- Large amount of current is drawn from supply and hence large power dissipation.

#### Region-4

In this region the input voltage is in the range of (Vdd/2,Vdd-Vtp). Here the PMOS remains in saturation as Vout< Vin - Vtp and Vgsp<Vtp. But the NMOS moves from saturation to linear region since the drain to source voltage now is less than Vgsn-Vtn.

- NMOS is in linear as Vgs>Vtn and Vout< Vin Vtn.
- PMOS is in saturation as Vgsp<Vtp and Vdsp<Vgsp -Vtp.
- A medium amount of current is drawn as NMOS is in linear region and power dissipation is low.

#### Region-5

In this region the input voltage is in the range of (Vdd-Vtp,Vdd). Here the PMOS moves from saturation to cutoff as the Vgsp is so high that Vgsp>Vtp. The NMOS still remains in linear as the drain to source voltage now is less than Vgsn-Vtn.

- NMOS is in linear as Vgs>Vtn and Vout< Vin Vtn.
- PMOS is in cutoff as Vgsp>Vtp.
- Zero current flows from the supply and hence the power dissipation is zero.

## CMOS configurations- Wired Logic, Open-drain outputs

**Open Drain** is a type of programmable output port configuration with push pull,input only, and quasibidirectional configurations. Open-collector/open-drain is a circuit technique which allows multiple devices to communicate bidirectionally on a single wire. This is basically a mode which provides just a pull down operation.

An **open collector/open drain** is a common type of output found on many integrated circuits (IC). Instead of outputting a signal of a specific voltage or current, the output signal is applied to the base of an internal NPN transistor whose collector is externalized (open) on a pin of the IC. The emitter of the transistor is connected internally to the ground pin. If the output device is a MOSFET the output is called **open drain** and it functions in a similar way.

127.0.0.1:5500/sample.html 11/12



#### **Reference Books:**

- 1. John Yarbrough, —Digital Logic Applications and Design, Cengage Learning, ISBN 13: 978-81-315-0058-3
- 2. D. Leach, Malvino, Saha, —Digital Principles and Applications II, Tata McGraw Hill, ISBN -13:978-0-07-014170-4.
- 3. Anil Maini, —Digital Electronics: Principles and Integrated Circuits||, Wiley India Ltd, ISBN:978-81-265-1466-3.
- 4. Norman B & Bradley, —Digital Logic Design Principles, Wiley India Ltd, ISBN:978-81-265-1258

127.0.0.1:5500/sample.html 12/12